### Tasks:

## Task 1:

(See pre-lab)

#### Task 2:

In order to implement each I-Type instruction, I modified the control, ALU\_control, and ALU modules. Inside the control module, I extended the ALUOp wire and func wire to 4 bits to leave space for more instructions/operations.

I then extended the conditionals to account for the unque opcodes for each I-Type instruction. Inside the sub-considitonals, I set the relevant ALUOp, MemRead, MemtoReg, RegDst, Branch, ALUSrc, MemWrite, and RegWrite bits. ALUSrc is set to 1 for all I-Type instructions, because we require the immediate as the second input to the ALU. RegWrite is also set to 1 for all I-Type instructions, so we can store the result of the operation in a register.

Inside the ALU\_control module, I added more conditionals to parse for the new 4-bit ALUOps I made to map the I-Type instructions to the relevant ALU "func". For each I-Type instruction, I set the ALU func, J, and JR flag bits (J and JR flag bits are 0 for all I-Type instructions).

Lastly, inside the ALU module, I double checked that each I-Type instruction was being mapped to the proper ALU function inside the conditionals.

#### Tasks 3 & 4:

To implement the J-Type instructions, I implemented two additional MUXes in series after the "PC\_Input\_MUX". See diagram below for visualization of this. The first MUX (J\_MUX) I implemented, immediately after the existing PC\_Input\_MUX, takes the output of that MUX as well as the immediate wire, with the J flag I implemented inside of ALU\_control. When the J flag is 1 (meaning when we have fetched a Jump instruction), the MUX will send the immediate value forward to the PC.

This is because the next MUX (JR\_MUX) takes the output of the J\_MUX as one input, with Read\_Data\_1 as the second input, and the JR flag as select. When the J flag is 1, the JR flag is 0, so this MUX will forward the immediate from the previous MUX (J\_MUX) to the PC.

Alternatively, when a JR instruction is being performed, the J flag/select will be 0, and JR flag/select will be 1, so the final JR\_MUX will output the contents of the Read\_Data\_1 wire to the PC.

#### Task 5:

I implemented BNE by adding its OPCODE to the conditional inside the control module, setting the branch wire/flag to 1, and assigning it to ALUOp 0111. Then, inside ALU\_control, I set up another conditional to check for this ALUOp, and map it to ALU func 7.

Inside the ALU module, I set up func 7 with a ternary that outputs 1 if inputs a and b are equal, or 0 if they are not equal. I do this because we want the zero\_flag to output 1 for a branch instruction to properly execute with the given gate logic, so I want the output of the ALU to be 0 in order to trip this flag when the BNE comparison is "true".

## Task 6:

I implemented LUI by (again) adding another conditional to the control module, using OPCODE 1111 for LUI, ALUOP 1000, setting ALUSrc to 1 so we input the immediate into the ALU, and RegWrite to 1 to save the result to the specified register.

Then, inside ALU\_control, I map LUI's ALUOP to ALU func 8, which corresponds to the following operation that I implemented inside the ALU module:

```
out[size-1:size-16] = b; // lui
out[size-17:0] = 16'd0;
```

This operation is parameterized to take a 16-bit immediate and move it to the first 16 bits of any size register.

## **Modified Diagram:**



# **Testbench & Waveforms:**

## Format:

instruction initialize address = 8;

```
instruction initialize data = 32'b000000 00101 00110 00111 00000 10 0101;
// OR R7, R5, R6
              #20
              instruction initialize address = 12;
              instruction initialize data = 32'b101011 00000 01001 00000 00000 00 1100;
// SW R9, 12(R0)
              #20
              instruction initialize address = 16;
              instruction initialize data = 32'b100011 00000 01100 00000 00000 00 1100;
// LW R12, 12(R0)
              #20
    instruction initialize address = 20;
              instruction initialize data = 32'b000100 00000 00001 00000 00000 00 0001;
// BEQ R0, R1, 1
              #20
              instruction initialize address = 24;
              instruction initialize data = 32'b000000 00101 00110 00111 00000 10 0101;
// OR R8, R4, R7
              #20
              instruction initialize address = 28;
              instruction initialize data = 32'b001000 00011 00001 00000 00000 01 0100;
// ADDI R1, R3, 20
```



This waveform shows the ADDI instruction executing at time ~585 ns, with func 0 mapping to my behavioral add operation inside the ALU. The ADDI instruction is taking the value is R3 (30), adding it with the immediate value (20), and storing it in R1. As we can see, the value in R1 successfully changes to the sum (50) at the end of this instruction.

```
#20
instruction_initialize_address = 32;
instruction_initialize_data = 32'b001001_00001_00010_00000_00000_00_1010;

// SUBI R2, R1, 10
#20
instruction_initialize_address = 36;
instruction_initialize_data = 32'b001101_00101_00101_00000_00000_00_000;

// ORI R5, R5, 0
#20
instruction_initialize_address = 40;
```

```
instruction initialize data = 32'b001100 00110 00110 11111 11111 11 1111;
// ANDI R6, R6, 16'b11111111111111111
              #20
              instruction initialize address = 44;
              instruction initialize data = 32'b100000 00110 00101 00000 00000 00 0000;
// MOV R5, R6
              #20
              instruction initialize address = 48;
              instruction initialize data = 32'b000000 00001 00001_00110_00000_10_0111;
// NOT R6, R1, R1
              instruction initialize address = 52;
              instruction initialize data = 32'b000000 00011 00010 01000 00000 10 1010;
// SLT R8, R3, R2
              #20
    instruction initialize address = 56;
              instruction initialize data = 32'b000101 10001 10001 11111 11111 11 1111;
// BNE R17, R17, -1
```



This waveform shows the BNE instruction properly executing at time ~655 ns, with func 7 mapping to the BNE operation inside my ALU. The instruction is comparing R17 with itself, so the ALU outputs 1 because the comparison is equal. Since the ALU output is not zero, the zero flag will remain 0, and the branch will not execute. Instead, the PC increments to the next instruction and continues on to the SLTI operation ahead.

```
#20
instruction_initialize_address = 60;
instruction_initialize_data = 32'b001010_00100_01000_00000_00000_11_0010;

// SLTI R8, R4, 50
#20
instruction_initialize_address = 64;
instruction_initialize_data = 32'b001111_00000_00010_11111_00000_00_0000;

// LUI R2, 63488
```



This waveform shows the LUI instruction executing at time ~675 ns. This operation maps to func 8 in the ALU, which takes the 16 bit immediate and loads it into the left-most bits of R2 (since registers are 32 bits in this data pipeline, it loads it into the upper 16 bits). As we can see, the immediate value of 63488 (1111100000000000) gets shifted left to the upper 16 bits of the register R2 at time 675 ns, updating the register contents to -134217728 (1111100000000000000000000000000000).

#20
instruction\_initialize\_address = 68;
instruction\_initialize\_data = 32'b000000\_00100\_00000\_00000\_00000,
// JR R4



This waveform shows a repeated jump to the address stored in R4 (40). As we can see, the next ALU func that executes after the jump is func 2, which is an AND/ANDI instruction. If we look back in the testbench, we can see that the ANDI instruction has address 40. The next sequential instructions are fetched again until we reach the JR instruction, where we jump back to the ANDI instruction (func 2) once again.

```
#20
instruction_initialize_address = 72;
instruction_initialize_data = 32'b000010_00000_00000_00000_00000_11_1100;

// J 60

#20
instruction_initialize_address = 76;
instruction_initialize_data = 32'b000000_00001_00001_00010_00000_10_0100;

// AND R2, R1, R1
```